Kanta pembesar
Cari Loader

Bashir M. Al-Hashimi & Nicola Nicolici 
Power-Constrained Testing of VLSI Circuits 
A Guide to the IEEE 1149.4 Test Standard

Sokongan
Adobe DRM
perlindungan daripada Bashir M. Al-Hashimi & Nicola Nicolici: Power-Constrained Testing of VLSI Circuits (PDF)
Minimization of power dissipation in very large scale integrated (VLSI) circuits is important to improve reliability and reduce packaging costs. While many techniques have investigated power minimization during the functional (normal) mode of operation, it is important to examine the power dissipation during the test circuit activity is substantially higher during test than during functional operation. For example, during the execution of built-in self-test (BIST) in-field sessions, excessive power dissipation can decrease the reliability of the circuit under test due to higher temperature and current density.Power-Constrained Testing of VLSI Circuits focuses on techniques for minimizing power dissipation during test application at logic and register-transfer levels of abstraction of the VLSI design flow. The first part of this book surveys the existing techniques for power constrained testing of VLSI circuits. In the second part, several test automation techniques for reducing power in scan-based sequential circuits and BIST data paths are presented.
€112.09
cara bayaran
Bahasa Inggeris ● Format PDF ● ISBN 9780306487316 ● Penerbit Springer US ● Diterbitkan 2006 ● Muat turun 3 kali ● Mata wang EUR ● ID 4623108 ● Salin perlindungan Adobe DRM
Memerlukan pembaca ebook yang mampu DRM

Lebih banyak ebook daripada pengarang yang sama / Penyunting

17,980 Ebooks dalam kategori ini