Vergrootglas
Zoek lader

Bashir M. Al-Hashimi & Nicola Nicolici 
Power-Constrained Testing of VLSI Circuits 
A Guide to the IEEE 1149.4 Test Standard

Ondersteuning
Adobe DRM
Hoes van Bashir M. Al-Hashimi & Nicola Nicolici: Power-Constrained Testing of VLSI Circuits (PDF)
Minimization of power dissipation in very large scale integrated (VLSI) circuits is important to improve reliability and reduce packaging costs. While many techniques have investigated power minimization during the functional (normal) mode of operation, it is important to examine the power dissipation during the test circuit activity is substantially higher during test than during functional operation. For example, during the execution of built-in self-test (BIST) in-field sessions, excessive power dissipation can decrease the reliability of the circuit under test due to higher temperature and current density.Power-Constrained Testing of VLSI Circuits focuses on techniques for minimizing power dissipation during test application at logic and register-transfer levels of abstraction of the VLSI design flow. The first part of this book surveys the existing techniques for power constrained testing of VLSI circuits. In the second part, several test automation techniques for reducing power in scan-based sequential circuits and BIST data paths are presented.
€112.09
Betalingsmethoden
Taal Engels ● Formaat PDF ● ISBN 9780306487316 ● Uitgeverij Springer US ● Gepubliceerd 2006 ● Downloadbare 3 keer ● Valuta EUR ● ID 4623108 ● Kopieerbeveiliging Adobe DRM
Vereist een DRM-compatibele e-boeklezer

Meer e-boeken van dezelfde auteur (s) / Editor

18.083 E-boeken in deze categorie