Kính lúp
Trình tải tìm kiếm

Bashir M. Al-Hashimi & Nicola Nicolici 
Power-Constrained Testing of VLSI Circuits 
A Guide to the IEEE 1149.4 Test Standard

Ủng hộ
Adobe DRM
Bìa của Bashir M. Al-Hashimi & Nicola Nicolici: Power-Constrained Testing of VLSI Circuits (PDF)
Minimization of power dissipation in very large scale integrated (VLSI) circuits is important to improve reliability and reduce packaging costs. While many techniques have investigated power minimization during the functional (normal) mode of operation, it is important to examine the power dissipation during the test circuit activity is substantially higher during test than during functional operation. For example, during the execution of built-in self-test (BIST) in-field sessions, excessive power dissipation can decrease the reliability of the circuit under test due to higher temperature and current density.Power-Constrained Testing of VLSI Circuits focuses on techniques for minimizing power dissipation during test application at logic and register-transfer levels of abstraction of the VLSI design flow. The first part of this book surveys the existing techniques for power constrained testing of VLSI circuits. In the second part, several test automation techniques for reducing power in scan-based sequential circuits and BIST data paths are presented.
€112.09
phương thức thanh toán
Ngôn ngữ Anh ● định dạng PDF ● ISBN 9780306487316 ● Nhà xuất bản Springer US ● Được phát hành 2006 ● Có thể tải xuống 3 lần ● Tiền tệ EUR ● TÔI 4623108 ● Sao chép bảo vệ Adobe DRM
Yêu cầu trình đọc ebook có khả năng DRM

Thêm sách điện tử từ cùng một tác giả / Biên tập viên

17.980 Ebooks trong thể loại này